aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorxoviat <[email protected]>2023-10-02 18:30:41 -0500
committerxoviat <[email protected]>2023-10-02 18:30:41 -0500
commitbc203ebe4baedd8fd2923d775631800d0265b04a (patch)
treec59f50e26a1634f513c02849e85c21ab90b90b06
parente042b3056d64564f7ed738883253372914847fbc (diff)
parent9dc927250c0a767b003aa0ff73b425398156fd5a (diff)
Merge branch 'main' of github.com:embassy-rs/embassy into fix-stop
-rw-r--r--embassy-stm32/src/rcc/bd.rs93
-rw-r--r--tests/stm32/Cargo.toml14
-rw-r--r--tests/stm32/src/bin/eth.rs113
-rw-r--r--tests/stm32/src/common.rs35
4 files changed, 206 insertions, 49 deletions
diff --git a/embassy-stm32/src/rcc/bd.rs b/embassy-stm32/src/rcc/bd.rs
index de27130f2..026c89d6a 100644
--- a/embassy-stm32/src/rcc/bd.rs
+++ b/embassy-stm32/src/rcc/bd.rs
@@ -88,6 +88,12 @@ impl BackupDomain {
88 ))] 88 ))]
89 #[allow(dead_code, unused_variables)] 89 #[allow(dead_code, unused_variables)]
90 pub fn configure_ls(clock_source: RtcClockSource, lsi: bool, lse: Option<LseDrive>) { 90 pub fn configure_ls(clock_source: RtcClockSource, lsi: bool, lse: Option<LseDrive>) {
91 match clock_source {
92 RtcClockSource::LSI => assert!(lsi),
93 RtcClockSource::LSE => assert!(&lse.is_some()),
94 _ => {}
95 };
96
91 if lsi { 97 if lsi {
92 #[cfg(rtc_v3u5)] 98 #[cfg(rtc_v3u5)]
93 let csr = crate::pac::RCC.bdcr(); 99 let csr = crate::pac::RCC.bdcr();
@@ -111,6 +117,40 @@ impl BackupDomain {
111 while !csr.read().lsi1rdy() {} 117 while !csr.read().lsi1rdy() {}
112 } 118 }
113 119
120 // backup domain configuration (LSEON, RTCEN, RTCSEL) is kept across resets.
121 // once set, changing it requires a backup domain reset.
122 // first check if the configuration matches what we want.
123
124 // check if it's already enabled and in the source we want.
125 let reg = Self::read();
126 let mut ok = true;
127 ok &= reg.rtcsel() == clock_source;
128 #[cfg(not(rcc_wba))]
129 {
130 ok &= reg.rtcen() == (clock_source != RtcClockSource::NOCLOCK);
131 }
132 ok &= reg.lseon() == lse.is_some();
133 #[cfg(any(rtc_v2f7, rtc_v2h7, rtc_v2l0, rtc_v2l4))]
134 if let Some(lse_drive) = lse {
135 ok &= reg.lsedrv() == lse_drive.into();
136 }
137
138 // if configuration is OK, we're done.
139 if ok {
140 // RTC code assumes backup domain is unlocked
141 Self::modify(|w| {});
142
143 trace!("BDCR ok: {:08x}", Self::read().0);
144 return;
145 }
146
147 // If not OK, reset backup domain and configure it.
148 #[cfg(not(any(rcc_l0, rcc_l1)))]
149 {
150 Self::modify(|w| w.set_bdrst(true));
151 Self::modify(|w| w.set_bdrst(false));
152 }
153
114 if let Some(lse_drive) = lse { 154 if let Some(lse_drive) = lse {
115 Self::modify(|w| { 155 Self::modify(|w| {
116 #[cfg(any(rtc_v2f7, rtc_v2h7, rtc_v2l0, rtc_v2l4))] 156 #[cfg(any(rtc_v2f7, rtc_v2h7, rtc_v2l0, rtc_v2l4))]
@@ -121,56 +161,17 @@ impl BackupDomain {
121 while !Self::read().lserdy() {} 161 while !Self::read().lserdy() {}
122 } 162 }
123 163
124 match clock_source { 164 if clock_source != RtcClockSource::NOCLOCK {
125 RtcClockSource::LSI => assert!(lsi),
126 RtcClockSource::LSE => assert!(&lse.is_some()),
127 _ => {}
128 };
129
130 if clock_source == RtcClockSource::NOCLOCK {
131 // disable it
132 Self::modify(|w| { 165 Self::modify(|w| {
166 #[cfg(any(rtc_v2h7, rtc_v2l4, rtc_v2wb, rtc_v3, rtc_v3u5))]
167 assert!(!w.lsecsson(), "RTC is not compatible with LSE CSS, yet.");
168
133 #[cfg(not(rcc_wba))] 169 #[cfg(not(rcc_wba))]
134 w.set_rtcen(false); 170 w.set_rtcen(true);
135 w.set_rtcsel(clock_source); 171 w.set_rtcsel(clock_source);
136 }); 172 });
137 } else {
138 // check if it's already enabled and in the source we want.
139 let reg = Self::read();
140 let ok = reg.rtcsel() == clock_source;
141 #[cfg(not(rcc_wba))]
142 let ok = ok & reg.rtcen();
143
144 // if not, configure it.
145 if !ok {
146 #[cfg(any(rtc_v2h7, rtc_v2l4, rtc_v2wb, rtc_v3, rtc_v3u5))]
147 assert!(!reg.lsecsson(), "RTC is not compatible with LSE CSS, yet.");
148
149 #[cfg(not(any(rcc_l0, rcc_l1)))]
150 Self::modify(|w| w.set_bdrst(true));
151
152 Self::modify(|w| {
153 // Reset
154 #[cfg(not(any(rcc_l0, rcc_l1)))]
155 w.set_bdrst(false);
156
157 #[cfg(not(rcc_wba))]
158 w.set_rtcen(true);
159 w.set_rtcsel(clock_source);
160
161 // Restore bcdr
162 #[cfg(any(rtc_v2l4, rtc_v2wb, rtc_v3, rtc_v3u5))]
163 w.set_lscosel(reg.lscosel());
164 #[cfg(any(rtc_v2l4, rtc_v2wb, rtc_v3, rtc_v3u5))]
165 w.set_lscoen(reg.lscoen());
166
167 w.set_lseon(reg.lseon());
168
169 #[cfg(any(rtc_v2f0, rtc_v2f7, rtc_v2h7, rtc_v2l4, rtc_v2wb, rtc_v3, rtc_v3u5))]
170 w.set_lsedrv(reg.lsedrv());
171 w.set_lsebyp(reg.lsebyp());
172 });
173 }
174 } 173 }
174
175 trace!("BDCR configured: {:08x}", Self::read().0);
175 } 176 }
176} 177}
diff --git a/tests/stm32/Cargo.toml b/tests/stm32/Cargo.toml
index bfe5bc823..2b01def5c 100644
--- a/tests/stm32/Cargo.toml
+++ b/tests/stm32/Cargo.toml
@@ -7,13 +7,13 @@ autobins = false
7 7
8[features] 8[features]
9stm32f103c8 = ["embassy-stm32/stm32f103c8", "not-gpdma"] # Blue Pill 9stm32f103c8 = ["embassy-stm32/stm32f103c8", "not-gpdma"] # Blue Pill
10stm32f429zi = ["embassy-stm32/stm32f429zi", "chrono", "stop", "can", "not-gpdma", "dac-adc-pin"] # Nucleo "sdmmc" 10stm32f429zi = ["embassy-stm32/stm32f429zi", "chrono", "eth", "stop", "can", "not-gpdma", "dac-adc-pin"] # Nucleo "sdmmc"
11stm32g071rb = ["embassy-stm32/stm32g071rb", "not-gpdma", "dac-adc-pin"] # Nucleo 11stm32g071rb = ["embassy-stm32/stm32g071rb", "not-gpdma", "dac-adc-pin"] # Nucleo
12stm32c031c6 = ["embassy-stm32/stm32c031c6", "not-gpdma"] # Nucleo 12stm32c031c6 = ["embassy-stm32/stm32c031c6", "not-gpdma"] # Nucleo
13stm32g491re = ["embassy-stm32/stm32g491re", "not-gpdma"] # Nucleo 13stm32g491re = ["embassy-stm32/stm32g491re", "not-gpdma"] # Nucleo
14stm32h755zi = ["embassy-stm32/stm32h755zi-cm7", "not-gpdma", "dac-adc-pin"] # Nucleo 14stm32h755zi = ["embassy-stm32/stm32h755zi-cm7", "not-gpdma", "eth", "dac-adc-pin"] # Nucleo
15stm32wb55rg = ["embassy-stm32/stm32wb55rg", "not-gpdma", "ble", "mac" ] # Nucleo 15stm32wb55rg = ["embassy-stm32/stm32wb55rg", "not-gpdma", "ble", "mac" ] # Nucleo
16stm32h563zi = ["embassy-stm32/stm32h563zi"] # Nucleo 16stm32h563zi = ["embassy-stm32/stm32h563zi", "eth"] # Nucleo
17stm32u585ai = ["embassy-stm32/stm32u585ai"] # IoT board 17stm32u585ai = ["embassy-stm32/stm32u585ai"] # IoT board
18stm32l073rz = ["embassy-stm32/stm32l073rz", "not-gpdma"] # Nucleo 18stm32l073rz = ["embassy-stm32/stm32l073rz", "not-gpdma"] # Nucleo
19stm32l152re = ["embassy-stm32/stm32l152re", "not-gpdma"] # Nucleo 19stm32l152re = ["embassy-stm32/stm32l152re", "not-gpdma"] # Nucleo
@@ -21,6 +21,7 @@ stm32l4a6zg = ["embassy-stm32/stm32l4a6zg", "not-gpdma"] # Nucleo
21stm32l4r5zi = ["embassy-stm32/stm32l4r5zi", "not-gpdma"] # Nucleo 21stm32l4r5zi = ["embassy-stm32/stm32l4r5zi", "not-gpdma"] # Nucleo
22stm32l552ze = ["embassy-stm32/stm32l552ze", "not-gpdma"] # Nucleo 22stm32l552ze = ["embassy-stm32/stm32l552ze", "not-gpdma"] # Nucleo
23 23
24eth = []
24sdmmc = [] 25sdmmc = []
25stop = ["embassy-stm32/low-power"] 26stop = ["embassy-stm32/low-power"]
26chrono = ["embassy-stm32/chrono", "dep:chrono"] 27chrono = ["embassy-stm32/chrono", "dep:chrono"]
@@ -40,6 +41,8 @@ embassy-time = { version = "0.1.3", path = "../../embassy-time", features = ["de
40embassy-stm32 = { version = "0.1.0", path = "../../embassy-stm32", features = ["nightly", "defmt", "unstable-pac", "memory-x", "time-driver-any"] } 41embassy-stm32 = { version = "0.1.0", path = "../../embassy-stm32", features = ["nightly", "defmt", "unstable-pac", "memory-x", "time-driver-any"] }
41embassy-futures = { version = "0.1.0", path = "../../embassy-futures" } 42embassy-futures = { version = "0.1.0", path = "../../embassy-futures" }
42embassy-stm32-wpan = { version = "0.1.0", path = "../../embassy-stm32-wpan", optional = true, features = ["defmt", "stm32wb55rg", "ble"] } 43embassy-stm32-wpan = { version = "0.1.0", path = "../../embassy-stm32-wpan", optional = true, features = ["defmt", "stm32wb55rg", "ble"] }
44embassy-net = { version = "0.1.0", path = "../../embassy-net", features = ["defmt", "nightly", "tcp", "udp", "dhcpv4", "medium-ethernet"] }
45perf-client = { path = "../perf-client" }
43 46
44defmt = "0.3.0" 47defmt = "0.3.0"
45defmt-rtt = "0.4" 48defmt-rtt = "0.4"
@@ -70,6 +73,11 @@ path = "src/bin/dac.rs"
70required-features = [ "dac-adc-pin",] 73required-features = [ "dac-adc-pin",]
71 74
72[[bin]] 75[[bin]]
76name = "eth"
77path = "src/bin/eth.rs"
78required-features = [ "eth",]
79
80[[bin]]
73name = "gpio" 81name = "gpio"
74path = "src/bin/gpio.rs" 82path = "src/bin/gpio.rs"
75required-features = [] 83required-features = []
diff --git a/tests/stm32/src/bin/eth.rs b/tests/stm32/src/bin/eth.rs
new file mode 100644
index 000000000..0b32b60b3
--- /dev/null
+++ b/tests/stm32/src/bin/eth.rs
@@ -0,0 +1,113 @@
1// required-features: eth
2#![no_std]
3#![no_main]
4#![feature(type_alias_impl_trait)]
5
6#[path = "../common.rs"]
7mod common;
8use common::*;
9use embassy_executor::Spawner;
10use embassy_net::{Stack, StackResources};
11use embassy_stm32::eth::generic_smi::GenericSMI;
12use embassy_stm32::eth::{Ethernet, PacketQueue};
13use embassy_stm32::peripherals::ETH;
14use embassy_stm32::rng::Rng;
15use embassy_stm32::{bind_interrupts, eth, peripherals, rng};
16use rand_core::RngCore;
17use static_cell::make_static;
18use {defmt_rtt as _, panic_probe as _};
19
20teleprobe_meta::timeout!(120);
21
22#[cfg(not(feature = "stm32h563zi"))]
23bind_interrupts!(struct Irqs {
24 ETH => eth::InterruptHandler;
25 HASH_RNG => rng::InterruptHandler<peripherals::RNG>;
26});
27#[cfg(feature = "stm32h563zi")]
28bind_interrupts!(struct Irqs {
29 ETH => eth::InterruptHandler;
30 RNG => rng::InterruptHandler<peripherals::RNG>;
31});
32
33type Device = Ethernet<'static, ETH, GenericSMI>;
34
35#[embassy_executor::task]
36async fn net_task(stack: &'static Stack<Device>) -> ! {
37 stack.run().await
38}
39
40#[embassy_executor::main]
41async fn main(spawner: Spawner) {
42 let p = embassy_stm32::init(config());
43 info!("Hello World!");
44
45 // Generate random seed.
46 let mut rng = Rng::new(p.RNG, Irqs);
47 let mut seed = [0; 8];
48 rng.fill_bytes(&mut seed);
49 let seed = u64::from_le_bytes(seed);
50
51 // Ensure different boards get different MAC
52 // so running tests concurrently doesn't break (they're all in the same LAN)
53 #[cfg(feature = "stm32f429zi")]
54 let n = 1;
55 #[cfg(feature = "stm32h755zi")]
56 let n = 2;
57 #[cfg(feature = "stm32h563zi")]
58 let n = 3;
59
60 let mac_addr = [0x00, n, 0xDE, 0xAD, 0xBE, 0xEF];
61
62 let device = Ethernet::new(
63 make_static!(PacketQueue::<4, 4>::new()),
64 p.ETH,
65 Irqs,
66 p.PA1,
67 p.PA2,
68 p.PC1,
69 p.PA7,
70 p.PC4,
71 p.PC5,
72 p.PG13,
73 #[cfg(not(feature = "stm32h563zi"))]
74 p.PB13,
75 #[cfg(feature = "stm32h563zi")]
76 p.PB15,
77 p.PG11,
78 GenericSMI::new(),
79 mac_addr,
80 0,
81 );
82
83 let config = embassy_net::Config::dhcpv4(Default::default());
84 //let config = embassy_net::Config::ipv4_static(embassy_net::StaticConfigV4 {
85 // address: Ipv4Cidr::new(Ipv4Address::new(10, 42, 0, 61), 24),
86 // dns_servers: Vec::new(),
87 // gateway: Some(Ipv4Address::new(10, 42, 0, 1)),
88 //});
89
90 // Init network stack
91 let stack = &*make_static!(Stack::new(
92 device,
93 config,
94 make_static!(StackResources::<2>::new()),
95 seed
96 ));
97
98 // Launch network task
99 unwrap!(spawner.spawn(net_task(&stack)));
100
101 perf_client::run(
102 stack,
103 perf_client::Expected {
104 down_kbps: 1000,
105 up_kbps: 1000,
106 updown_kbps: 1000,
107 },
108 )
109 .await;
110
111 info!("Test OK");
112 cortex_m::asm::bkpt();
113}
diff --git a/tests/stm32/src/common.rs b/tests/stm32/src/common.rs
index 9c0b8c39e..6bf5c36ef 100644
--- a/tests/stm32/src/common.rs
+++ b/tests/stm32/src/common.rs
@@ -154,11 +154,46 @@ pub fn config() -> Config {
154 #[allow(unused_mut)] 154 #[allow(unused_mut)]
155 let mut config = Config::default(); 155 let mut config = Config::default();
156 156
157 #[cfg(feature = "stm32f429zi")]
158 {
159 // TODO: stm32f429zi can do up to 180mhz, but that makes tests fail.
160 // perhaps we have some bug w.r.t overdrive.
161 config.rcc.sys_ck = Some(Hertz(168_000_000));
162 config.rcc.pclk1 = Some(Hertz(42_000_000));
163 config.rcc.pclk2 = Some(Hertz(84_000_000));
164 }
165
166 #[cfg(feature = "stm32h563zi")]
167 {
168 use embassy_stm32::rcc::*;
169 config.rcc.hsi = None;
170 config.rcc.hsi48 = true; // needed for rng
171 config.rcc.hse = Some(Hse {
172 freq: Hertz(8_000_000),
173 mode: HseMode::BypassDigital,
174 });
175 config.rcc.pll1 = Some(Pll {
176 source: PllSource::Hse,
177 prediv: 2,
178 mul: 125,
179 divp: Some(2),
180 divq: Some(2),
181 divr: None,
182 });
183 config.rcc.ahb_pre = AHBPrescaler::DIV1;
184 config.rcc.apb1_pre = APBPrescaler::DIV1;
185 config.rcc.apb2_pre = APBPrescaler::DIV1;
186 config.rcc.apb3_pre = APBPrescaler::DIV1;
187 config.rcc.sys = Sysclk::Pll1P;
188 config.rcc.voltage_scale = VoltageScale::Scale0;
189 }
190
157 #[cfg(feature = "stm32h755zi")] 191 #[cfg(feature = "stm32h755zi")]
158 { 192 {
159 use embassy_stm32::rcc::*; 193 use embassy_stm32::rcc::*;
160 config.rcc.hsi = Some(Hsi::Mhz64); 194 config.rcc.hsi = Some(Hsi::Mhz64);
161 config.rcc.csi = true; 195 config.rcc.csi = true;
196 config.rcc.hsi48 = true; // needed for RNG
162 config.rcc.pll_src = PllSource::Hsi; 197 config.rcc.pll_src = PllSource::Hsi;
163 config.rcc.pll1 = Some(Pll { 198 config.rcc.pll1 = Some(Pll {
164 prediv: 4, 199 prediv: 4,