aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
-rw-r--r--embassy-stm32/src/sai/mod.rs8
1 files changed, 4 insertions, 4 deletions
diff --git a/embassy-stm32/src/sai/mod.rs b/embassy-stm32/src/sai/mod.rs
index 524e01be7..a42b0c350 100644
--- a/embassy-stm32/src/sai/mod.rs
+++ b/embassy-stm32/src/sai/mod.rs
@@ -390,7 +390,7 @@ impl OutputDrive {
390/// Master clock divider. 390/// Master clock divider.
391#[derive(Copy, Clone, PartialEq)] 391#[derive(Copy, Clone, PartialEq)]
392#[allow(missing_docs)] 392#[allow(missing_docs)]
393#[cfg(any(sai_v1, sai_v1_4pdm, sai_v2))] 393#[cfg(any(sai_v1, sai_v2))]
394pub enum MasterClockDivider { 394pub enum MasterClockDivider {
395 MasterClockDisabled, 395 MasterClockDisabled,
396 Div1, 396 Div1,
@@ -414,7 +414,7 @@ pub enum MasterClockDivider {
414/// Master clock divider. 414/// Master clock divider.
415#[derive(Copy, Clone, PartialEq)] 415#[derive(Copy, Clone, PartialEq)]
416#[allow(missing_docs)] 416#[allow(missing_docs)]
417#[cfg(any(sai_v3_2pdm, sai_v3_4pdm, sai_v4_2pdm, sai_v4_4pdm))] 417#[cfg(any(sai_v1_4pdm, sai_v3_2pdm, sai_v3_4pdm, sai_v4_2pdm, sai_v4_4pdm))]
418pub enum MasterClockDivider { 418pub enum MasterClockDivider {
419 MasterClockDisabled, 419 MasterClockDisabled,
420 Div1, 420 Div1,
@@ -483,7 +483,7 @@ pub enum MasterClockDivider {
483} 483}
484 484
485impl MasterClockDivider { 485impl MasterClockDivider {
486 #[cfg(any(sai_v1, sai_v1_4pdm, sai_v2))] 486 #[cfg(any(sai_v1, sai_v2))]
487 const fn mckdiv(&self) -> u8 { 487 const fn mckdiv(&self) -> u8 {
488 match self { 488 match self {
489 MasterClockDivider::MasterClockDisabled => 0, 489 MasterClockDivider::MasterClockDisabled => 0,
@@ -506,7 +506,7 @@ impl MasterClockDivider {
506 } 506 }
507 } 507 }
508 508
509 #[cfg(any(sai_v3_2pdm, sai_v3_4pdm, sai_v4_2pdm, sai_v4_4pdm))] 509 #[cfg(any(sai_v1_4pdm, sai_v3_2pdm, sai_v3_4pdm, sai_v4_2pdm, sai_v4_4pdm))]
510 const fn mckdiv(&self) -> u8 { 510 const fn mckdiv(&self) -> u8 {
511 match self { 511 match self {
512 MasterClockDivider::MasterClockDisabled => 0, 512 MasterClockDivider::MasterClockDisabled => 0,